

### **Lab Report**

**LAB — 02** 

CSE — 206

#### Presented By:

• Name: Tunazzinur Rahman Kabbo

• Intake: 44

• **Sec:** 07

• **ID**: 19202103268

#### **Presented To:**

Iffat Tamanna

Lecturer, BUBT
Department of Computer Science & Engineering
Email: iffat@bubt.edu.bd

| per second                        |                        |
|-----------------------------------|------------------------|
| LAB-02                            |                        |
| Name of the experiment:           |                        |
| basic logic gates using and NOR). | universal gates. (NANC |
| NAND Geate:                       |                        |
| Equipments:                       |                        |

(i) Proteus Softwarre.

(ii) NAND Geote (7400).

(iii) LOGICPROBE (BIG).

(iv) LOGIC STATE.

Description;

The NAND gate represents the complement of the AND operation. It's name is an abbreviation of NOT AND. It has the following truth table.

| A | B | Output |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 1      |
| 1 | D | 1      |
| 1 | 1 | 0      |

A Output

To create other basic gates from NAND: AND Gate = (ANANDB) NAND (ANANDB) OR Grate = (ANAND A) NAND (BNAND B) NOT Grate = A NAND A X-OR Grate = [A NAND (A NAND B)] NAND LB MAND (V MAND B) J NOR Grate = [(A NAND A) NAND (BNAND B)] NAND [(ANANDA) NAND(BNAND B)] X-NOR Gode = [[A NAND (A NAND B)] NAND [B NAND (A NANDB)] NAND [ [A NAND (A NAND B)] NAND [B NAND (A NAND B)]



# NOR Geate:

## Equipments:

- (i) Photeus Software.
- (ii) NOR Geate (NOR)
- (iii) LOGICPROBE
- (iv) LOGICSTATE

### Description:

The NOR gate represents the complement of the OR operation. Its maname is an abbreviation of NOT OR. It has the following truth table:

| A | B | Output |
|---|---|--------|
| 0 | 0 | 1      |
| 0 | 1 | 0      |
| I | 0 | 0      |
| 1 | 1 | 0      |

A NOR gate is a universal gote. So, other basic gates can be represented as a combination of NOR gates:

AND = (A NOR A) NOR (B NOR B)

OR = (A NOR B) NOR (A NOR B)

NOT = A NOR A

XOR = (A NOR A) NOR (B NOR B) NOR (A NOR B)

NAND = [(A NOR A) NOR (B NOR B)] NOR [(ANOR A)

NOR (B NOR B)]

XNOR = [A NOR (A NOR B)] NOR [B NOR (A NOR B)]

#### **Universal NOR**



### Conclusion:

- (i) We have learnt how to implement basic gates from universal gates.
- (ii) We have learnt what is NAND and what is NOR.
- (iii) we understood the NAND and NOR gates to build up basic gates
- (iv) We got two types of variant of each gates from NAND and NOR.
- (v) We have also learnt how to implement circuity in Proteus Software.

